# 10.2.4 Signal multiplexing constraints

- 1. A given peripheral function must be assigned to a maximum of one package pin. Do not program the same function to more than one pin.
- 2. To ensure the best signal timing for a given peripheral's interface, choose the pins in closest proximity to each other.

### 10.3 Pinout

## 10.3.1 K22 Signal Multiplexing and Pin Assignments

The following table shows the signals available on each pin and the locations of these pins on the devices supported by this document. The Port Control Module is responsible for selecting which ALT functionality is available on each pin.

#### NOTE

- The analog input signals ADC0\_SE10, ADC0\_SE11, ADC0\_DP1, and ADC0\_DM1 are available only for K11, K12, K21, and K22 devices and are not present on K10 and K20 devices.
- The TRACE signals on PTE0, PTE1, PTE2, PTE3, and PTE4 are available only for K11, K12, K21, and K22 devices and are not present on K10 and K20 devices.
- If the VBAT pin is not used, the VBAT pin should be left floating. Do not connect VBAT pin to VSS.
- The FTM\_CLKIN signals on PTB16 and PTB17 are available only for K11, K12, K21, and K22 devices and is not present on K10 and K20 devices. For K22D devices this signal is on ALT4, and for K22F devices, this signal is on ALT7.
- The FTM signals are available only for K11, K12, K21, and K22 devices and are not present on K10 and K20 devices.
- The I2C signals are available only for K11, K12, K21, and K22 devices and are not present on K10 and K20 devices.

| 48<br>LQFP | Pin Name | Default | ALT0    | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | EzPort |
|------------|----------|---------|---------|------|------|------|------|------|------|------|--------|
| 1          | VDD      | VDD     | VDD     |      |      |      |      |      |      |      |        |
| 2          | VSS      | VSS     | VSS     |      |      |      |      |      |      |      |        |
| 3          | USB0_DP  | USB0_DP | USB0_DP |      |      |      |      |      |      |      |        |

#### **Pinout**

| 48<br>LQFP | Pin Name                           | Default                            | ALT0                               | ALT1             | ALT2                            | ALT3             | ALT4     | ALT5 | ALT6            | ALT7                   | EzPort   |
|------------|------------------------------------|------------------------------------|------------------------------------|------------------|---------------------------------|------------------|----------|------|-----------------|------------------------|----------|
| 4          | USB0_DM                            | USB0_DM                            | USB0_DM                            |                  |                                 |                  |          |      |                 |                        |          |
| 5          | VOUT33                             | VOUT33                             | VOUT33                             |                  |                                 |                  |          |      |                 |                        |          |
| 6          | VREGIN                             | VREGIN                             | VREGIN                             |                  |                                 |                  |          |      |                 |                        |          |
| 7          | ADC0_DP0                           | ADC0_DP0                           | ADC0_DP0                           |                  |                                 |                  |          |      |                 |                        |          |
| 8          | ADC0_DM0                           | ADC0_DM0                           | ADC0_DM0                           |                  |                                 |                  |          |      |                 |                        |          |
| 9          | VDDA                               | VDDA                               | VDDA                               |                  |                                 |                  |          |      |                 |                        |          |
| 10         | VREFH                              | VREFH                              | VREFH                              |                  |                                 |                  |          |      |                 |                        |          |
| 11         | VREFL                              | VREFL                              | VREFL                              |                  |                                 |                  |          |      |                 |                        |          |
| 12         | VSSA                               | VSSA                               | VSSA                               |                  |                                 |                  |          |      |                 |                        |          |
| 13         | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5 | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5 | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5 |                  |                                 |                  |          |      |                 |                        |          |
| 14         | XTAL32                             | XTAL32                             | XTAL32                             |                  |                                 |                  |          |      |                 |                        |          |
| 15         | EXTAL32                            | EXTAL32                            | EXTAL32                            |                  |                                 |                  |          |      |                 |                        |          |
| 16         | VBAT                               | VBAT                               | VBAT                               |                  |                                 |                  |          |      |                 |                        |          |
| 17         | PTA0                               | JTAG_TCLK/<br>SWD_CLK/<br>EZP_CLK  |                                    | PTA0             | UARTO_CTS_<br>b/<br>UARTO_COL_b | FTM0_CH5         |          |      |                 | JTAG_TCLK/<br>SWD_CLK  | EZP_CLK  |
| 18         | PTA1                               | JTAG_TDI/<br>EZP_DI                |                                    | PTA1             | UARTO_RX                        | FTM0_CH6         |          |      |                 | JTAG_TDI               | EZP_DI   |
| 19         | PTA2                               | JTAG_TDO/<br>TRACE_SWO/<br>EZP_DO  |                                    | PTA2             | UARTO_TX                        | FTM0_CH7         |          |      |                 | JTAG_TDO/<br>TRACE_SWO | EZP_DO   |
| 20         | PTA3                               | JTAG_TMS/<br>SWD_DIO               |                                    | PTA3             | UARTO_RTS_b                     | FTM0_CH0         |          |      |                 | JTAG_TMS/<br>SWD_DIO   |          |
| 21         | PTA4/<br>LLWU_P3                   | NMI_b/<br>EZP_CS_b                 |                                    | PTA4/<br>LLWU_P3 |                                 | FTM0_CH1         |          |      |                 | NMI_b                  | EZP_CS_b |
| 22         | VDD                                | VDD                                | VDD                                |                  |                                 |                  |          |      |                 |                        |          |
| 23         | VSS                                | VSS                                | VSS                                |                  |                                 |                  |          |      |                 |                        |          |
| 24         | PTA18                              | EXTAL0                             | EXTAL0                             | PTA18            |                                 | FTM0_FLT2        |          |      |                 | FTM_CLKIN0             |          |
| 25         | PTA19                              | XTAL0                              | XTAL0                              | PTA19            |                                 | FTM1_FLT0        |          |      | LPTMR0_ALT1     | FTM_CLKIN1             |          |
| 26         | RESET_b                            | RESET_b                            | RESET_b                            |                  |                                 |                  |          |      |                 |                        |          |
| 27         | PTB0/<br>LLWU_P5                   | ADC0_SE8                           | ADC0_SE8                           | PTB0/<br>LLWU_P5 | I2CO_SCL                        | FTM1_CH0         |          |      | FTM1_QD_<br>PHA |                        |          |
| 28         | PTB1                               | ADC0_SE9                           | ADC0_SE9                           | PTB1             | I2C0_SDA                        | FTM1_CH1         |          |      | FTM1_QD_<br>PHB |                        |          |
| 29         | PTB2                               | ADC0_SE12                          | ADC0_SE12                          | PTB2             | I2C0_SCL                        | UARTO_RTS_b      |          |      | FTM0_FLT3       |                        |          |
| 30         | PTB3                               | ADC0_SE13                          | ADC0_SE13                          | PTB3             | I2CO_SDA                        | UARTO_CTS_<br>b/ |          |      | FTM0_FLT0       |                        |          |
|            |                                    |                                    |                                    |                  |                                 | UARTO_COL_b      |          |      |                 |                        |          |
| 31         | PTB16                              | DISABLED                           |                                    | PTB16            |                                 | UARTO_RX         |          |      | EWM_IN          | FTM_CLKIN0             | 1        |
| 32         | PTB17                              | DISABLED                           |                                    | PTB17            |                                 | UARTO_TX         |          |      | EWM_OUT_b       | FTM_CLKIN1             |          |
| 33         | PTC0                               | ADC0_SE14                          | ADC0_SE14                          | PTC0             | SPI0_PCS4                       | PDB0_EXTRG       |          |      | I2S0_TXD1       |                        |          |
| 34         | PTC1/<br>LLWU_P6                   | ADC0_SE15                          | ADC0_SE15                          | PTC1/<br>LLWU_P6 | SPI0_PCS3                       | UART1_RTS_b      | FTM0_CH0 |      | 12S0_TXD0       |                        |          |

| 48<br>LQFP | Pin Name          | Default                | ALT0                   | ALT1              | ALT2      | ALT3                            | ALT4         | ALT5 | ALT6         | ALT7     | EzPort |
|------------|-------------------|------------------------|------------------------|-------------------|-----------|---------------------------------|--------------|------|--------------|----------|--------|
| 35         | PTC2              | ADC0_SE4b/<br>CMP1_IN0 | ADC0_SE4b/<br>CMP1_IN0 | PTC2              | SPI0_PCS2 | UART1_CTS_b                     | FTM0_CH1     |      | 12S0_TX_FS   |          |        |
| 36         | PTC3/<br>LLWU_P7  | CMP1_IN1               | CMP1_IN1               | PTC3/<br>LLWU_P7  | SPI0_PCS1 | UART1_RX                        | FTM0_CH2     |      | I2S0_TX_BCLK |          |        |
| 37         | PTC4/<br>LLWU_P8  | DISABLED               |                        | PTC4/<br>LLWU_P8  | SPI0_PCS0 | UART1_TX                        | FTM0_CH3     |      | CMP1_OUT     |          |        |
| 38         | PTC5/<br>LLWU_P9  | DISABLED               |                        | PTC5/<br>LLWU_P9  | SPI0_SCK  | LPTMR0_ALT2                     | I2SO_RXD0    |      | CMP0_OUT     | FTM0_CH2 |        |
| 39         | PTC6/<br>LLWU_P10 | CMP0_IN0               | CMP0_IN0               | PTC6/<br>LLWU_P10 | SPI0_SOUT | PDB0_EXTRG                      | I2SO_RX_BCLK |      | I2SO_MCLK    |          |        |
| 40         | PTC7              | CMP0_IN1               | CMP0_IN1               | PTC7              | SPI0_SIN  | USB_SOF_<br>OUT                 | I2SO_RX_FS   |      |              |          |        |
| 41         | PTD0/<br>LLWU_P12 | DISABLED               |                        | PTD0/<br>LLWU_P12 | SPI0_PCS0 | UART2_RTS_b                     |              |      |              |          |        |
| 42         | PTD1              | ADC0_SE5b              | ADC0_SE5b              | PTD1              | SPI0_SCK  | UART2_CTS_b                     |              |      |              |          |        |
| 43         | PTD2/<br>LLWU_P13 | DISABLED               |                        | PTD2/<br>LLWU_P13 | SPI0_SOUT | UART2_RX                        | I2C0_SCL     |      |              |          |        |
| 44         | PTD3              | DISABLED               |                        | PTD3              | SPI0_SIN  | UART2_TX                        | I2C0_SDA     |      |              |          |        |
| 45         | PTD4/<br>LLWU_P14 | ADC0_SE21              | ADC0_SE21              | PTD4/<br>LLWU_P14 | SPI0_PCS1 | UARTO_RTS_b                     | FTM0_CH4     |      | EWM_IN       |          |        |
| 46         | PTD5              | ADC0_SE6b              | ADC0_SE6b              | PTD5              | SPI0_PCS2 | UARTO_CTS_<br>b/<br>UARTO_COL_b | FTM0_CH5     |      | EWM_OUT_b    |          |        |
| 47         | PTD6/<br>LLWU_P15 | ADC0_SE7b              | ADC0_SE7b              | PTD6/<br>LLWU_P15 | SPI0_PCS3 | UARTO_RX                        | FTM0_CH6     |      | FTM0_FLT0    |          |        |
| 48         | PTD7              | ADC0_SE22              | ADC0_SE22              | PTD7              | CMT_IRO   | UARTO_TX                        | FTM0_CH7     |      | FTM0_FLT1    |          |        |

### 10.3.2 K22 Pinouts

The below figure shows the pinout diagram for the devices supported by this document. Many signals may be multiplexed onto a single pin. To determine what signals can be used on which pin, see the previous section.